Knowledge Resource Center for Ecological Environment in Arid Area
DOI | 10.1117/12.2192951 |
Strategy optimization for mask rule check in wafer fab | |
Yang, Chuen Huei; Lin, Shaina; Lin, Roger; Wang, Alice; Lee, Rachel; Deng, Erwin | |
通讯作者 | Yang, Chuen Huei |
会议名称 | Conference on Photomask Japan - Photomask and Next-Generation Lithography Mask Technology XXII |
会议日期 | APR 20-22, 2015 |
会议地点 | Yokohama, JAPAN |
英文摘要 | Photolithography process is getting more and more sophisticated for wafer production following Moore's law. Therefore, for wafer fab, consolidated and close cooperation with mask house is a key to achieve silicon wafer success. However, generally speaking, it is not easy to preserve such partnership because many engineering efforts and frequent communication are indispensable. The inattentive connection is obvious in mask rule check (MRC). Mask houses will do their own MRC at job deck stage, but the checking is only for identification of mask process limitation including writing, etching, inspection, metrology, etc. No further checking in terms of wafer process concerned mask data errors will be implemented after data files of whole mask are composed in mask house. There are still many potential data errors even post-OPC verification has been done for main circuits. What mentioned here are the kinds of errors which will only occur as main circuits combined with frame and dummy patterns to form whole reticle. Therefore, strategy optimization is on-going in UMC to evaluate MRC especially for wafer fab concerned errors. The prerequisite is that no impact on mask delivery cycle time even adding this extra checking. A full-mask checking based on job deck in gds or oasis format is necessary in order to secure acceptable run time. Form of the summarized error report generated by this checking is also crucial because user friendly interface will shorten engineers' judgment time to release mask for writing. This paper will survey the key factors of MRC in wafer fab. Mask data preparation, mask rule check |
来源出版物 | PHOTOMASK JAPAN 2015: PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XXII |
ISSN | 0277-786X |
出版年 | 2015 |
卷号 | 9658 |
EISBN | 978-1-62841-871-2 |
出版者 | SPIE-INT SOC OPTICAL ENGINEERING |
类型 | Proceedings Paper |
语种 | 英语 |
国家 | Taiwan |
收录类别 | CPCI-S |
WOS记录号 | WOS:000358002100031 |
WOS类目 | Optics ; Imaging Science & Photographic Technology |
WOS研究方向 | Optics ; Imaging Science & Photographic Technology |
资源类型 | 会议论文 |
条目标识符 | http://119.78.100.177/qdio/handle/2XILL650/304122 |
作者单位 | United Microelect Corp, Hsinchu 30078, Taiwan |
推荐引用方式 GB/T 7714 | Yang, Chuen Huei,Lin, Shaina,Lin, Roger,et al. Strategy optimization for mask rule check in wafer fab[C]:SPIE-INT SOC OPTICAL ENGINEERING,2015. |
条目包含的文件 | 条目无相关文件。 |
除非特别说明,本系统中所有内容都受版权保护,并保留所有权利。